### Designing MIPS Processor (Multi-Cycle)

Dr. Arjan Durresi Louisiana State University Baton Rouge, LA 70810 Durresi@Csc.LSU.Edu

These slides are available at:

http://www.csc.lsu.edu/~durresi/CSC3501\_07/

Louisiana State University

9- Multiple - Cycle Datapath - 1

CSC3501 S07



- Datapath
- Control Unit

#### Multicycle Approach

- We will be reusing functional units
  - ALU used to compute address and to increment PC
  - Memory used for instruction and data
- Our control signals will not be determined directly by instruction
  - e.g., what should the ALU do for a "subtract" instruction?
- We'll use a finite state machine for control

Louisiana State University

9- Multiple - Cycle Datapath - 3

CSC3501 S07

#### MultiCycle Design Principles

- Break up execution of each instruction into steps.
- A number of steps and tasks in each step are instruction dependent.
- Each step takes one clock cycle.
- Balance the amount of work to be done in each clock cycle.
- Restrict each cycle to use only one major functional unit in the data path, or if more than one major functional unit used they should be used only in parallel.
- Major units are memory, register file and ALU, since we assume that they introduce the most significant delays during execution of instructions.
- We assume all other delays in the datapath negligible.

#### MultiCycle Design Principles

- During execution of any instruction, we may be reusing functional units, e.g.
  - Memory will be used for instruction and data,
  - ALU will be used to compute not only tasks it performed in the single-cycle design (e.g. lw & sw addresses and R-type instruction calculations), but it will be used to increment PC (by 4) and to calculate branch target address.
- Control signals will not be determined solely by the instruction in execution but also by the particular clock cycle the instruction is being executed in.
- At the end of each cycle during instruction execution store intermediate values for use in later cycles.
- For that purpose, introduce additional "internal" registers (easiest thing to do).

Louisiana State University

9- Multiple - Cycle Datapath - 5

CSC3501 S07

## Elaboration on Work Balance in Each Step

- During any step it is not allowed to have any serial combination of usage of the major functional units; for example:
  - It is not allowed that in one step contents of registers are read from the register file and then those contents are used as operands for ALU in the same step, or
  - It is not allowed that in one step ALU performs a function on some operands and its result is used as an address for memory read or write in the same step.
- □ This principle is introduced to avoid that any step requires unnecessary long duration, implying that clock cycles have to be of that unnecessary length.
- Notice that two of major functional units are allowed to be used in parallel, e.g. reading contents from a register file and that ALU performs a function on unrelated data at the same step is allowed.

# Instructions from ISA perspective

- Consider each instruction from perspective of ISA.
- Example:
  - The add instruction changes a register.
  - Register specified by bits 15:11 of instruction.
  - Instruction specified by the PC.
  - New value is the sum ("op") of two registers.
  - Registers specified by bits 25:21 and 20:16 of the instruction
    Reg[Memory[PC][15:11]] <= Reg[Memory[PC][25:21]]
    op
    Reg[Memory[PC][20:16]]</pre>
  - In order to accomplish this we must break up the instruction.
     (kind of like introducing variables when programming)

Louisiana State University

9- Multiple - Cycle Datapath - 7

CSC3501 S07

#### Breaking down an instruction

ISA definition of arithmetic:

- Could break down to:
  - IR <= Memory[PC]
  - A <= Reg[IR[25:21]]
  - B <= Reg[IR[20:16]]
  - ALUOut <= A op B
  - Reg[IR[20:16]] <= ALUOut
- We forgot an important part of the definition of arithmetic!
  - o PC <= PC + 4

# Idea behind multicycle approach

- We define each instruction from the ISA perspective (do this!)
- Break it down into steps following our rule that data flows through at most one major functional unit (e.g., balance work across steps)
- Introduce new registers as needed (e.g, A, B, ALUOut, MDR, etc.)
- Finally try and pack as much work into each step (avoid unnecessary cycles) while also trying to share steps where possible (minimizes control, helps to simplify solution)
- Result: Our book's multicycle Implementation!

Louisiana State University

9- Multiple - Cycle Datapath - 9













#### Multi-Cycle Datapath High Level View



- The use of shared functional units requires new temporary registers that
- hold data between clock cycles of the same instruction.
- □ The additional registers are:
  - Instruction register (IR),
  - Memory data register (MDR),
  - A and B registers,
  - <u>ALUout</u> register.

C3501 S07

Louisiana State University



Louisiana State University 9- Multiple – Cycle Datapath - 17

CSC3501 S07



Louisiana State University 9- Multiple – Cycle Datapath - 18



Louisiana State University 9- Multiple – Cycle Datapath - 19





Louisiana State University

CSC3501 S07

#### Five Steps In Instruction Execution

- Major steps in execution of an instruction are:
  - o Instruction Fetch
  - o Instruction Decode and Register Fetch
  - o Execution, Memory Address Computation, or **Branch Completion**
  - Memory Access or R-type instruction completion
  - Write-back step
- Not every instruction will have all those steps
- Instructions will take 3-5 steps, i.e. 3-5 clock cycles.
- The first two steps are common to all instructions.

#### Step 1: Instruction Fetch

- Use PC to get instruction and put it in the Instruction Register.
- Increment the PC by 4 and put the result back in the PC.
  Can be described succinctly using RTL "Register-
  - Transfer Language"

```
IR <= Memory[PC];
PC <= PC + 4;</pre>
```

Can we figure out the values of the control signals?

What is the advantage of updating the PC now?

Louisiana State University

9- Multiple - Cycle Datapath - 23

CSC3501 S07

## Step 1: Instruction Fetch Control Signals

- □ Assert MemRead and IRWrite
- Set IorD to 0 to select the PC as the source of the address
- □ Set ALUSrcA to 0 (Sending the PC to ALU)
- Set ALUSrcB signal to 01 (sending 4 to ALU)
- Set ALUop to 00 (to make ALU to add)
- Set PCsource to 00 and set the PCWrite

## Step 2: Instruction Decode and Register Fetch

- Read registers rs and rt in case we need them
- Compute the branch address in case the instruction is a branch
- □ RTL:

```
A <= Reg[IR[25:21]];
B <= Reg[IR[20:16]];
ALUOut <= PC + (sign-extend(IR[15:0]) << 2);</pre>
```

- We aren't setting any control lines based on the instruction type (we are busy "decoding" it in our control logic)
- Control
  - Set ALUSrcA to 0 (PC is sent to ALU)
  - Set ALUSrcB to 11 (so that the sign-extended and shifted offset field is sent to ALU)
  - Set ALUOp to 00 (so the ALU adds)

Louisiana State University

9- Multiple – Cycle Datapath - 25

CSC3501 S07

#### Step 3 (instruction dependent)

- ALU is performing one of three functions, based on instruction type
- Memory Reference:

```
ALUOut <= A + sign-extend(IR[15:0]);</pre>
```

- ALUSrcA to 1 (so the first ALU input is register A)
- ALUSrcB to 10 (so the output of the sigh extension unit is used for the second ALU input), ALUOp to 00
- R-type:

```
ALUOut <= A op B;
```

 ALUSrcA=1, ALUSrcB=00, ALUOp = 10 (the funct field determine the ALU control signal settings)

Branch:

```
if (A==B) PC <= ALUOut;
```

- ALUSrc = 1, ALUSrcB = 00, ALUOp = 01 (substract), PCWriteCond asserted, PCSource = 01 (PC value will come from ALUOut)
- ALUOut was computed in the previous cycle.

## Step 4 (R-type or memory-

Loads and stores access memory

- MemRead (for load) or MemWrite (for store) will need to be asserted
- R-type instructions finish

```
Reg[IR[15:11]] <= ALUOut;</pre>
```

- ALUOut corresponds to the ALU operation in the previous cycle
- RegDst = 1 to force the rd field (bits 15:11) to be used to select the register file entry to write
- RegWrite asserted, MemtoReg = 0, so the output of ALU is written

The write actually takes place at the end of the cycle on the edge

Louisiana State University

Louisiana State University

9- Multiple – Cycle Datapath - 27

CSC3501 S07

### Write-back step

□ Reg[IR[20:16]] <= MDR;

Which instruction needs this?

#### Write-back step

- Write the load data, which was stored into MDR in the previous cycle, to register file
- MemtoReg = 1 (to write the result from the memory),
- Assert RegWrite (to cause a write)
- RegDst = 0 to choose rt (bits 20:16) field as the register number

Louisiana State University

9- Multiple - Cycle Datapath - 29















## Multiple Cycle Datapath



Louisiana State University

9- Multiple – Cycle Datapath - 37

CSC3501 S07

#### Summary:

| Step name                                                 | Action for R-type instructions                                                        | Action for memory-<br>reference instructions                     | Action for<br>branches      | Action for jumps                         |  |  |  |  |
|-----------------------------------------------------------|---------------------------------------------------------------------------------------|------------------------------------------------------------------|-----------------------------|------------------------------------------|--|--|--|--|
| Instruction fetch                                         |                                                                                       | IR <= Memory[PC]<br>PC <= PC + 4                                 |                             |                                          |  |  |  |  |
| Instruction decode/register fetch                         | A <= Reg [IR[25:21]] B <= Reg [IR[20:16]] ALUOUt <= Pc { (sign-attend (RI15:0)} << 2) |                                                                  |                             |                                          |  |  |  |  |
| Execution, address computation,<br>branch/jump completion | ALUOut <= A op B                                                                      | ALUOut <= A + sign-extend<br>(IR[15:0])                          | If (A == B)<br>PC <= ALUOut | PC <= {PC [31:28],<br>(IR[25:0]],2'b00)} |  |  |  |  |
| Memory access or R-type completion                        | Reg [IR[15:11]] <=<br>ALUOut                                                          | Load: MDR <= Memory[ALUOut]<br>or<br>Store: Memory [ALUOut] <= B |                             |                                          |  |  |  |  |
| Memory read completion                                    |                                                                                       | Load: Reg[IR[20:16]] <= MDR                                      |                             |                                          |  |  |  |  |

FIGURE 5.30 Summary of the steps taken to execute any instruction class. Instructions take from three to five execution steps. The first two steps are independent of the instruction class. After these steps, an instruction takes from one to three more cycles to complete, depending on the instruction class. The empty entries for the Memory access step or the Memory read completion step indicate that the particular instruction takes fewer cycles. In a multicycle implementation, a new instruction will be started as soon as the current instruction completes, so these cycles are not clide or wasted. As mentioned earlier, the register file actually reads every cycle, but as long as the IR does not change, the values read from the register file are identical. In particular, the value read into register B during the Instruction decode stage, for a branch extype instruction, is the same as the value stored into B during the Execution stage and then used in the Memory access stage for a store world instruction.



Louisiana State University

9- Multiple – Cycle Datapath - 39

CSC3501 S07

### CPI in a Multicycle CPU

- Using the SPECINT2000 instruction mix, what is the CPI, assuming that each state in a multicycle CPU requires 1 clock cycle?
- The mix is: 25% loads, 105 stores, 11% branches, 2% jumps, 52% ALU
- Number of cycle: Loads: 5, Stores 4, ALU 4, Branches 3, Jumps 3

$$CPI = \frac{CPU \text{ clock cycles}}{Instruction counts} = \frac{\sum Instruction count_i \times CPI_i}{Instruction counts}$$

CPI = 0.25x5 + 0.1x4 + 0.52x4 + 0.11 x3 = 4.12Better than the worst case 5

Louisiana State University 9- M

## Review: finite state machines

- Finite state machines:
  - o a set of states and
  - next state function (determined by current state and the input)
  - output function (determined by current state and possibly input)



- We'll use a *Moore machine* (output based only on current state)
- If the output function can depend on both the current state and the current input, the machine is called a *Mealy machine*.

Louisiana State University

9- Multiple – Cycle Datapath - 41

- These two machines are equivalent in their capabilities,
- One can be turned into the other mechanically.
- The basic advantage of a Moore machine is that it can be faster,
- while a Mealy machine may be smaller, since it may need fewer states than a Moore machine.

#### Example

- Our example concerns the control of a traffic light at an intersection of a north-south route and an east-west route.
- For simplicity, we will consider only the green and red lights.
- We want the lights to cycle no faster than 30 seconds in each direction, so we will use a 0.033 Hz clock so that the machine cycles between states at no faster than once every 30 seconds.
- There are two output signals:
- NSlite: When this signal is asserted, the light on the north-south road is green; when this signal is deasserted the light on the north-south road is red.
- EWlite: When this signal is asserted, the light on the east-west road is green; when this signal is deasserted the light on the east-west road is red.

Louisiana State University

9- Multiple – Cycle Datapath - 43

CSC3501 S07

#### Example

- In addition, there are two inputs: NScar and EWcar.
- NScar: Indicates that a car is over the detector placed in the roadbed in front of the light on the north-south road (going north or south).
- EWcar: Indicates that a car is over the detector placed in the roadbed in front of the light on the east-west road (going east or west).
- The traffic light should change from one direction to the other only if a car is waiting to go in the other direction; otherwise, the light should continue to show green in the same direction as the last car that crossed the intersection.

### Example

|               | Inp   |       |            |
|---------------|-------|-------|------------|
| Current state | NScar | EWcar | Next state |
| NSgreen       | 0     | 0     | NSgreen    |
| NSgreen       | 0     | 1     | EWgreen    |
| NSgreen       | 1     | 0     | NSgreen    |
| NSgreen       | 1     | 1     | EWgreen    |
| EWgreen       | 0     | 0     | EWgreen    |
| EWgreen       | 0     | 1     | EWgreen    |
| EWgreen       | 1     | 0     | NSgreen    |
| EWgreen       | 1     | 1     | NSgreen    |

|               | Outputs |        |  |  |  |  |  |  |
|---------------|---------|--------|--|--|--|--|--|--|
| Current state | NSlite  | EWlite |  |  |  |  |  |  |
| NSgreen       | 1       | 0      |  |  |  |  |  |  |
| EWgreen       | 0       | 1      |  |  |  |  |  |  |

Louisiana State University

9- Multiple – Cycle Datapath - 45

CSC3501 S07

### Example



FIGURE B.10.2 The graphical representation of the two-state traffic light controller. We simplified the logic functions on the state transitions. For example, the transition from NSgreen to EWgreen in the next-state table is  $(\overline{\text{NScar}} \cdot \text{EWcar}) + (\overline{\text{NScar}} \cdot \text{EWcar})$ , which is equivalent to EWcar.

#### Example

- A finite state machine can be implemented with a register to hold the current state and a block of combinational logic that computes the next-state function and the output function.
- Next Figure shows how a finite state machine with 4 bits of state, and thus up to 16 states, might look.
- To implement the finite state machine in this way, we must first assign state numbers to the states. This process is called state assignment.
- For example, we could assign NSgreen to state 0 and EW green to state 1.
- The next-state function and the output function would be given as  $NextState = (\overline{CurrentState} \cdot EWcar) + (CurrentState \cdot \overline{NScar})$

= (CurrentState · EWcar) + (CurrentState · N

NSlite = CurrentState

EWlite = CurrentState

Louisiana State University

9- Multiple - Cycle Datapath - 47

CSC3501 S07

### Example



FIGURE B.10.3 A finite state machine is implemented with a state register that holds the current state and a combinational logic block to compute the next state and output functions. The latter two functions are often split apart and implemented with two separate blocks of logic, which may require fewer gates.

#### Implementing the Control

- □ Value of control signals is dependent upon:
  - o what instruction is being executed
  - o which step is being performed
- Use the information we've accumulated to specify a finite state machine
  - o specify the finite state machine graphically, or
  - o use microprogramming
- Implementation can be derived from specification

Louisiana State University

9- Multiple - Cycle Datapath - 49

CSC3501 S07

### The high-level view



## Fetch and Decode

Assert: MemRead to read the memory and IRWrite to write it into IR Set IoD to 0 to chose PC as the address source.

The signals: ALUSrcA, ALUSrcB, ALUOp, PCWrite and PCSource are set to compute PC+4 and store it in PC



In the next state we compute the branch target address by setting ALUSrcB to 11 (causing the shifted and sign-extended lower 16 bits of IR to be sent to ALU); ALUSrcA to0, ALUOp to 00

Louisiana State University

9- Multiple - Cycle Datapath - 51

CSC3501 S07



Louisiana State University

9- Multiple – Cycle Datapath - 52

### Memory reference

After performing a memory address calculation, a separate sequence is needed for load and store.

The setting of ALUSrcA, ALUSrcB, ALUOp is used to cause the memory address computation in state 2.

Loads require an extra state to write The result from MDR into register file



Louisiana State University

9- Multiple - Cycle Datapath - 53

CSC3501 S07

### R-type instructions

The first state causes the ALU operation To occur, while the second state causes The ALU result to be written in the register File.

The three signals asserted during state 7 cause the content of ALUOut to be written Into the register file in the entry specified By rd field of the IR



#### **Branch instruction**

The first three signals that are asserted cause the ALU to compare the registers ALUSrcA, ALUSrcB, and ALUOp, while the signals PCSource and PCWriteCond perform the Conditional write if the branch condition is true.

The branch target address is read from ALUOut Where it was saved at the end of state 1.



Louisiana State University

Louisiana State University

9- Multiple - Cycle Datapath - 55

CSC3501 S07

### Jump instruction



The jump instruction requires a single state That asserts two control signals to write The PC with the lower 26 bits of the Instruction Register shifted left 2 bits and concatenated to the upper 4 bits of the PC of this instruction





#### **Exceptions**

- An exception is an unexpected event from within the processor
  - o arithmetic overflow
  - o Invoke the operating system from user program
  - Using an undefined instruction
- An interrupt is an event that also causes an unexpected change in control flow but comes from outside of the processor
  - I/O device communication with processor
  - Hardware malfunction (could be both)

Louisiana State University

9- Multiple - Cycle Datapath - 59

CSC3501 S07

#### **Exceptions**

- When an exception happens:
  - Save the address of the offending instruction in the exception program counter (EPC) and then transfer control to the operating system at some specific address.
  - o The reason is stored in the Cause Register.
  - The operating system takes the needed actions, then it can terminate the program or continue using the EPC to determine where to start.





## Finite State Machine for Control

- Implementation:
- With 10 states we will need 4 bits to encode the state number, and we call these state bits: S3, S2, S1, S0.
- The block labeled "control logic" in Figure is combinational logic.
- One part is the logic that determines the setting of the datapath control outputs, which depend only on the state bits.
- The other part of the control logic implements the next-state function; these equations determine the values of the nextstate bits based on the current-state bits and the other inputs (the 6-bit opcode).



Louisiana State University

9- Multiple – Cycle Datapath - 63



| Output      | Current states                             | Ор                      |
|-------------|--------------------------------------------|-------------------------|
| PCWrite     | state0 + state9                            |                         |
| PCWriteCond | state8                                     |                         |
| lorD        | state3 + state5                            |                         |
| MemRead     | state0 + state3                            |                         |
| MemWrite    | state5                                     |                         |
| IRWrite     | state0                                     |                         |
| MemtoReg    | state4                                     |                         |
| PCSource1   | state9                                     |                         |
| PCSource0   | state8                                     |                         |
| ALU0p1      | state6                                     |                         |
| ALU0p0      | state8                                     |                         |
| ALUSrcB1    | state1 +state2                             |                         |
| ALUSrcB0    | state0 + state1                            |                         |
| ALUSrcA     | state2 + state6 + state8                   |                         |
| RegWrite    | state4 + state7                            |                         |
| RegDst      | state7                                     |                         |
| NextState0  | state4 + state5 + state7 + state8 + state9 |                         |
| NextState1  | state0                                     |                         |
| NextState2  | state1                                     | (Op = 'lw')+(Op = 'sw') |
| NextState3  | state2                                     | (Op = 'lw')             |
| NextState4  | state3                                     |                         |
| NextState5  | state2                                     | (Op = 'SW')             |
| NextState6  | state1                                     | (Op = 'R-type')         |
| NextState7  | state6                                     |                         |
| NextState8  | state1                                     | (Op = 'beq')            |
| NextState9  | state1                                     | (Op = 'jmp')            |

FIGURE C.3.3 The logic equations for the control unit shown in a shorthand form. Remember that "+" stands for OR in logic equations. The state inputs and NextState entries outputs must be expanded by using the state encoding. Any blank entry is a don't care.

Louisiana State University

9- Multiple - Cycle Datapath - 65

CSC3501 S07

## Logic Equations for Next-State Outputs

- □ Give the logic equation for the low-order next-state bit, NSO.
- The next-state bit NSO should be active whenever the next state has NSO = 1 in the state encoding. This is true for NextState1, NextState3, NextState5, NextState7, and NextState9.

$$\begin{split} \text{NextState3} &= \text{State2} \cdot (\text{Op}[5\text{-}0] = \text{lw}) \\ &= \overline{\text{S3}} \cdot \overline{\text{S2}} \cdot \text{S1} \cdot \overline{\text{S0}} \cdot \text{Op5} \cdot \overline{\text{Op4}} \cdot \overline{\text{Op3}} \cdot \overline{\text{Op2}} \cdot \text{Op1} \cdot \text{Op0} \\ \text{NextState5} &= \text{State 2} \cdot (\text{Op}[5\text{-}0] = \text{sw}) \\ &= \overline{\text{S3}} \cdot \overline{\text{S2}} \cdot \text{S1} \cdot \overline{\text{S0}} \cdot \text{Op5} \cdot \overline{\text{Op4}} \cdot \text{Op3} \cdot \overline{\text{Op2}} \cdot \text{Op1} \cdot \text{Op0} \\ \text{NextState7} &= \text{State6} = \overline{\text{S3}} \cdot \text{S2} \cdot \text{S1} \cdot \overline{\text{S0}} \\ \text{NextState9} &= \text{State1} \cdot (\text{Op}[5\text{-}0] = \text{jmp}) \\ &= \overline{\text{S3}} \cdot \overline{\text{S2}} \cdot \overline{\text{S1}} \cdot \text{S0} \cdot \overline{\text{Op5}} \cdot \overline{\text{Op4}} \cdot \overline{\text{Op3}} \cdot \overline{\text{Op2}} \cdot \text{Op1} \cdot \overline{\text{Op0}} \end{split}$$

NSO is the logical sum of all these terms.



Louisiana State University

9- Multiple - Cycle Datapath - 67

| -              | -                            |       |     |     | -   | 0  | -         | -   | -  |
|----------------|------------------------------|-------|-----|-----|-----|----|-----------|-----|----|
| 0              | 0                            | 0     | 0   | 0   | 0   | 0  | 0         | 0   | 1  |
| 0              | -                            |       |     | -   | _   | -  |           | -   | -  |
| the cu         | uth table fo<br>irrent state | is 1. | •   |     |     |    |           |     |    |
| Op5            | Op4                          | Op3   | Op2 | Op1 | Op0 | 53 | 52        | S1  | SO |
| 0              | 0                            | 0     | 0   | 0   | 0   | 0  | 0         | 0   | 1  |
| 1              | 0                            | 1     | 0   | 1   | 1   | 0  | 0         | 1   | 0  |
| Х              | Х                            | Х     | Х   | Х   | Х   | 0  | 0         | 1   | 1  |
| Х              | Х                            | Х     | Х   | Х   | Х   | 0  | 1         | 1   | 0  |
| Op5            | Op4                          | Op3   | Op2 | Op1 | ОрО | 53 | 52        | S1  | 50 |
| 0              | 0                            | 0     | 0   | 0   | 0   | 0  | 0         | 0   | 1  |
| 1              | 0                            | 0     | 0   | 1   | 1   | 0  | 0         | 0   | 1  |
| 1              | 0                            | 1     | 0   | 1   | 1   | 0  | 0         | 0   | 1  |
| 1              | 0                            | 0     | 0   | 1   | 1   | 0  | 0         | 1   | 0  |
| Х              | X                            | Х     | Х   | Х   | Х   | 0  | 1         | 1   | 0  |
|                | uth table for of 2, 3, 6     |       |     |     |     |    | <b>52</b> | \$1 | S0 |
| Х              | Х                            | Х     | Х   | Х   | Х   | 0  | 0         | 0   | 0  |
| 1              | 0                            | 0     | 0   | 1   | 1   | 0  | 0         | 1   | 0  |
| 1              | 0                            | 1     | 0   | 1   | 1   | 0  | 0         | 1   | 0  |
| Х              | Х                            | Х     | Х   | Х   | Х   | 0  | 1         | 1   | 0  |
|                | 0                            | 0     | 0   | 1   | 0   | 0  | 0         | 0   | 1  |
| 0<br>d. The tn |                              |       |     |     |     |    |           |     |    |

## ROM Implementation ROM = "Read Only Memory"

- - o values of memory locations are fixed ahead of time
- A ROM can be used to implement a truth table
  - $\circ$  if the address is m-bits, we can address  $2^m$  entries in the ROM.
  - o our outputs are the bits of data that the address points to.
  - The number of entries in the memory for the truth tables of Figures C.3.4 and C.3.5 is equal to all possible values of the inputs (the 6 opcode bits plus the 4 state bits), which is  $2 \# \text{ inputs} = 2^{10} = 1024$ .
  - The width of each entry (or word in the memory) is 20 bits since there are 16 datapath control outputs and 4 next-state bits. This means the total size of the ROM is 210×20 = 20 Kbits.



| 0 | 0 | 0 | 0 | 0 | 1 | 1 |
|---|---|---|---|---|---|---|
| 0 | 0 | 1 | 1 | 1 | 0 | 0 |
| 0 | 1 | 0 | 1 | 1 | 0 | 0 |
| 0 | 1 | 1 | 1 | 0 | 0 | 0 |
| 1 | 0 | 0 | 0 | 0 | 0 | 0 |
| 1 | 0 | 1 | 0 | 0 | 0 | 1 |
| 1 | 1 | 0 | 0 | 1 | 1 | 0 |
| 1 | 1 | 1 | 0 | 1 | 1 | 1 |

m is the "height", and n is the "width"

Louisiana State University

9- Multiple – Cycle Datapath - 69

| Outputs     | Input values (\$[3–0]) |      |      |      |      |      |      |      |      |      |
|-------------|------------------------|------|------|------|------|------|------|------|------|------|
|             | 0000                   | 0001 | 0010 | 0011 | 0100 | 0101 | 0110 | 0111 | 1000 | 1001 |
| PCWrite     | 1                      | 0    | 0    | 0    | 0    | 0    | 0    | 0    | 0    | 1    |
| PCWriteCond | 0                      | 0    | 0    | 0    | 0    | 0    | 0    | 0    | 1    | 0    |
| lorD        | 0                      | 0    | 0    | 1    | 0    | 1    | 0    | 0    | 0    | 0    |
| MemRead     | 1                      | 0    | 0    | 1    | 0    | 0    | 0    | 0    | 0    | 0    |
| MemWrite    | 0                      | 0    | 0    | 0    | 0    | 1    | 0    | 0    | 0    | 0    |
| IRWrite     | 1                      | 0    | 0    | 0    | 0    | 0    | 0    | 0    | 0    | 0    |
| MemtoReg    | 0                      | 0    | 0    | 0    | 1    | 0    | 0    | 0    | 0    | 0    |
| PCSource1   | 0                      | 0    | 0    | 0    | 0    | 0    | 0    | 0    | 0    | 1    |
| PCSource0   | 0                      | 0    | 0    | 0    | 0    | 0    | 0    | 0    | 1    | 0    |
| ALUOp1      | 0                      | 0    | 0    | 0    | 0    | 0    | 1    | 0    | 0    | 0    |
| ALUOp0      | 0                      | 0    | 0    | 0    | 0    | 0    | 0    | 0    | 1    | 0    |
| ALUSrcB1    | 0                      | 1    | 1    | 0    | 0    | 0    | 0    | 0    | 0    | 0    |
| ALUSrcB0    | 1                      | 1    | 0    | 0    | 0    | 0    | 0    | 0    | 0    | 0    |
| ALUSrcA     | 0                      | 0    | 1    | 0    | 0    | 0    | 1    | 0    | 1    | 0    |
| RegWrite    | 0                      | 0    | 0    | 0    | 1    | 0    | 0    | 1    | 0    | 0    |
| RegDst      | 0                      | 0    | 0    | 0    | 0    | 0    | 0    | 1    | 0    | 0    |

FIGURE C.3.6 The truth table for the 16 datapath control outputs, which depend only on the state inputs. The values are determined from Figure C.3.4. Although there are 16 possible values for the 4-bit state field, only 10 of these are used and are shown here. The 10 possible values are shown at the top; each column shows the setting of the datapath control outputs for the state input value that appears at the top of the column. For example, when the state inputs are 0011 (state 3), the active datapath control outputs are IorD or MemRead.

|                         | Op [5-0]             |                 |                 |                |                |                 |  |  |  |  |  |  |
|-------------------------|----------------------|-----------------|-----------------|----------------|----------------|-----------------|--|--|--|--|--|--|
| Current state<br>S[3-0] | 000000<br>(R-format) | 000010<br>(jmp) | 000100<br>(beq) | 100011<br>(lw) | 101011<br>(sw) | Any other value |  |  |  |  |  |  |
| 0000                    | 0001                 | 0001            | 0001            | 0001           | 0001           | 0001            |  |  |  |  |  |  |
| 0001                    | 0110                 | 1001            | 1000            | 0010           | 0010           | illegal         |  |  |  |  |  |  |
| 0010                    | XXXX                 | XXXX            | XXXX            | 0011           | 0101           | illegal         |  |  |  |  |  |  |
| 0011                    | 0100                 | 0100            | 0100            | 0100           | 0100           | illegal         |  |  |  |  |  |  |
| 0100                    | 0000                 | 0000            | 0000            | 0000           | 0000           | illegal         |  |  |  |  |  |  |
| 0101                    | 0000                 | 0000            | 0000            | 0000           | 0000           | illegal         |  |  |  |  |  |  |
| 0110                    | 0111                 | 0111            | 0111            | 0111           | 0111           | illegal         |  |  |  |  |  |  |
| 0111                    | 0000                 | 0000            | 0000            | 0000           | 0000           | illegal         |  |  |  |  |  |  |
| 1000                    | 0000                 | 0000            | 0000            | 0000           | 0000           | illegal         |  |  |  |  |  |  |
| 1001                    | 0000                 | 0000            | 0000            | 0000           | 0000           | illegal         |  |  |  |  |  |  |

FIGURE C.3.8 This table contains the lower 4 bits of the control word (the NS outputs), which depend on both the state inputs, S[3-0], and the opcode, Op [5-0], which correspond to the instruction opcode. These values can be determined from Figure C.3.5. The opcode

Louisiana State University

9- Multiple - Cycle Datapath - 71

CSC3501 S07

#### PLA (programmable logic array)

Implementation

If I picked a horizontal or vertical line could you explain it?



Louisiana State University

9- Multiple - Cycle Datapath - 72

## **ROM Implementation**

- How many inputs are there?
  - 6 bits for opcode, 4 bits for state = 10 address lines (i.e.,  $2^{10}$  = 1024 different addresses)
- How many outputs are there?
  - 16 datapath-control outputs, 4 state bits = 20 outputs
- ROM is  $2^{10} \times 20 = 20$ K bits (and a rather unusual size)
- Rather wasteful, since for lots of the entries, the outputs are the same
  - i.e., opcode is often ignored

Louisiana State University

9- Multiple - Cycle Datapath - 73

CSC3501 S07

#### ROM vs PLA

- Break up the table into two parts
  - -4 state bits tell you the 16 outputs,  $2^4 \times 16$  bits of ROM
  - 10 bits tell you the 4 next state bits,  $2^{10}$  x 4 bits of ROM
  - Total: 4.3K bits of ROM
- PLA is much smaller
  - can share product terms
  - only need entries that produce an active output
  - can take into account don't cares
- $\Box$  Size is (#inputs × #product-terms) + (#outputs × #product-terms)

For this example = (10x17)+(20x17) = 510 PLA cells

PLA cells usually about the size of a ROM cell (slightly bigger)

- Much of the logic is used to specify the next-state function. In fact, for the implementation using two separate ROMs, 4096 out of the 4368 bits (94%) correspond to the next-state function!
- To encode these more complex control functions efficiently, we can use a controlunit that has a counter to supply the sequential next state.
- This counter often eliminates the need to encode the next-state function explicitly in the control unit.

Louisiana State University

9- Multiple - Cycle Datapath - 75

CSC3501 S07

# Another Implementation Style

Complex instructions: the "next state" is often current state + 1



FIGURE C.A.1 The control unit using an explicit counter to compute the next state. In this control unit, the next state is computed using a counter (at least in some states). By comparison Figure C.3.2 on page C-10 encodes the next state in the control logic for every state. In this control unit, the signals labeled AddrClf control how the next state is determined.

9- Multiple – Cycle Datapath - 76

CSC3501 S07

Louisiana State University





- A specification methodology
  - o appropriate if hundreds of opcodes, modes, cycles, etc.
  - signals specified symbolically using microinstructions

| Label    | ALU<br>control | SRC1 | SRC2    | Register control | Memory    | PCWrite control | Sequencing |
|----------|----------------|------|---------|------------------|-----------|-----------------|------------|
| Fetch    | Add            | PC   | 4       |                  | Read PC   | ALU             | Seq        |
|          | Add            | PC   | Extshft | Read             |           |                 | Dispatch 1 |
| Mem1     | Add            | Α    | Extend  |                  |           |                 | Dispatch 2 |
| LW2      |                |      |         |                  | Read ALU  |                 | Seq        |
|          |                |      |         | Write MDR        |           |                 | Fetch      |
| SW2      |                |      |         |                  | Write ALU |                 | Fetch      |
| Rformat1 | Func code      | Α    | В       |                  |           |                 | Seq        |
|          |                |      |         | Write ALU        |           |                 | Fetch      |
| BEQ1     | Subt           | Α    | В       |                  |           | ALUOut-cond     | Fetch      |
| JUMP1    |                |      |         |                  |           | Jump address,   | Fetch      |

- Will two implementations of the same architecture have the same microcode?
- What would a microassembler do?

Louisiana State University 9- Multiple – Cycle Datapath - 79

CSC3501 S07

# Microprogramming

- Consider instead an implementation of the full MIPS-32 instruction set, which contains over 100 instructions
- In one implementation, instructions take from 1 clock cycle to over 20 clock cycles
- Clearly, the control function will be much more complex.
- For such a design we would likely use a hardware design language, such as Verilog and have the finite state control synthesized,

- Consider, however, an instruction set with several hundred instructions of widely varying classes, such as the IA-32 architecture.
- The control unit could easily require thousands of states with hundreds of different sequences.
- In such a case, specifying the control unit with a graphical representation will be impossible.
- Even using a finite state abstraction where the next state must be explicitly specified is likely to be cumbersome.

Louisiana State University

9- Multiple - Cycle Datapath - 81

CSC3501 S07

### Microprogramming

- Suppose we think of the set of control signals that must be asserted in a state as an microinstruction to be executed by the datapath.
- Each microinstruction defines the set of datapath control signals that must be asserted in a given state.
- Executing a microinstruction has the effect of asserting the control signals specified by the microinstruction
- Designing the control as a program that implements the machine instructions in terms of simpler microinstructions is called microprogramming
- The key idea is to represent the asserted values on the control lines symbolically, so that the microprogram is a representation of the microinstructions, just as assembly language is a representation of the machine instructions.

- One other important idea from software is often incorporated into microprogrammed control: the concept of subroutines.
- In the implementation of a large instruction set with many complex instructions - it is likely that there are opportunities to reuse microcode sequences.
- Supporting subroutines in the microcode enables sharing of such microprogram sequences without having to duplicate the microinstructions.

Louisiana State University

9- Multiple - Cycle Datapath - 83

CSC3501 S07

# Defining a Microinstruction Format

- The microprogram is a symbolic representation of the control that will be translated by a program to control logic.
- The format of the microinstruction should be chosen so as to simplify the representation, making it easier to write and understand the microprogram.
- For example, it is useful to have one field that controls the ALU and a set of three fields that determine the two sources for the ALU operation as well as the destination of the ALU result

| Field name       | Function of field                                                                                      |
|------------------|--------------------------------------------------------------------------------------------------------|
| ALU control      | Specify the operation being done by the ALU during this clock; the result is always written in ALUOut. |
| SRC1             | Specify the source for the first ALU operand.                                                          |
| SRC2             | Specify the source for the second ALU operand.                                                         |
| Register control | Specify read or write for the register file, and the source of the value for a write.                  |
| Memory           | Specify read or write, and the source for the memory. For a read, specify the destination register.    |
| PCWrite control  | Specify the writing of the PC.                                                                         |
| Sequencing       | Specify how to choose the next microinstruction to be executed.                                        |

Louisiana State University

9- Multiple – Cycle Datapath - 85

CSC3501 S07

| Field name       | eld name Values for field Function of field with specific value |                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |
|------------------|-----------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Any string Label |                                                                 | Used to specify labels to control microcode sequencing. Labels that end in a 1 or 2 are used for dispatching with a jump table that is indexed based on the opcode. Other labels are used as direct targets in the microinstruction sequencing. Labels do not generate control signals directly but are used to define the contents of dispatch tables and generate control for the Sequencing field. |  |  |  |
|                  | Add                                                             | Cause the ALU to add.                                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |
| ALU control      | Subt                                                            | Cause the ALU to subtract; this implements the compare for branches.                                                                                                                                                                                                                                                                                                                                  |  |  |  |
|                  | Func code                                                       | Use the instruction's funct field to determine ALU control.                                                                                                                                                                                                                                                                                                                                           |  |  |  |
| SRC1             | PC                                                              | Use the PC as the first ALU input.                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |
| SKCI             | A                                                               | Register A is the first ALU input.                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |
|                  | В                                                               | Register B is the second ALU input.                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |
| SRC2             | 4                                                               | Use 4 for the second ALU input.                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |
| 5RU2             | Extend                                                          | Use output of the sign extension unit as the second ALU input.                                                                                                                                                                                                                                                                                                                                        |  |  |  |
|                  | Extshft                                                         | Use the output of the shift-by-two unit as the second ALU input.                                                                                                                                                                                                                                                                                                                                      |  |  |  |
|                  | Read                                                            | Read two registers using the rs and rt fields of the IR as the register numbers, putting the data into registers A and B.                                                                                                                                                                                                                                                                             |  |  |  |
| Register control | Write ALU                                                       | Write the register file using the rd field of the IR as the register number and the conte<br>of ALUOut as the data.                                                                                                                                                                                                                                                                                   |  |  |  |
|                  | Write MDR                                                       | Write the register file using the rt field of the IR as the register number and the contents of the MDR as the data.                                                                                                                                                                                                                                                                                  |  |  |  |
|                  | Read PC                                                         | Read memory using the PC as address; write result into IR (and the MDR).                                                                                                                                                                                                                                                                                                                              |  |  |  |
| Memory           | Read ALU                                                        | Read memory using ALUOut as address; write result into MDR.                                                                                                                                                                                                                                                                                                                                           |  |  |  |
|                  | Write ALU                                                       | Write memory using the ALUOut as address; contents of B as the data.                                                                                                                                                                                                                                                                                                                                  |  |  |  |
|                  | ALU                                                             | Write the output of the ALU into the PC.                                                                                                                                                                                                                                                                                                                                                              |  |  |  |
| PCWrite control  | ALUOut-cond                                                     | If the Zero output of the ALU is active, write the PC with the contents of the register ALUOut.                                                                                                                                                                                                                                                                                                       |  |  |  |
|                  | Jump address                                                    | Write the PC with the jump address from the instruction.                                                                                                                                                                                                                                                                                                                                              |  |  |  |
|                  | Seq                                                             | Choose the next microinstruction sequentially.                                                                                                                                                                                                                                                                                                                                                        |  |  |  |
| Sequencing       | Fetch                                                           | Go to the first microinstruction to begin a new instruction.                                                                                                                                                                                                                                                                                                                                          |  |  |  |
|                  | Dispatch i                                                      | Dispatch using the ROM specified by i (1 or 2).                                                                                                                                                                                                                                                                                                                                                       |  |  |  |

Each field of the microinstruction has a number of values that it can take on.

- Fetch the instructions, decode them, and compute both the sequential PC and branch target PC.
- The two microinstructions needed for these first two steps are shown below:

| Label | ALU<br>control | SRC1 |         | Register<br>control |         | PCWrite<br>control | Sequencing |
|-------|----------------|------|---------|---------------------|---------|--------------------|------------|
| Fetch | Add            | PC   | 4       |                     | Read PC | ALU                | Seq        |
|       | Add            | PC   | Extshft | Read                |         |                    | Dispatch 1 |

In the first microinstruction, the fields asserted and their effects are the following:

| Fields                  | Effect                                                                                            |
|-------------------------|---------------------------------------------------------------------------------------------------|
| ALU control, SRC1, SRC2 | Compute PC + 4. (The value is also written into ALUOut, though it will never be read from there.) |
| Memory                  | Fetch instruction into IR.                                                                        |
| PCWrite control         | Causes the output of the ALU to be written into the PC.                                           |
| Sequencing              | Go to the next microinstruction.                                                                  |

Louisiana State University

9- Multiple - Cycle Datapath - 87

CSC3501 S07

# Microprogramming

□ For the second microinstruction, the operations controlled by the microinstruction are the following:

| Fields                  | Effect                                                                      |
|-------------------------|-----------------------------------------------------------------------------|
| ALU control, SRC1, SRC2 | Store PC + sign extension (IR[15:0]) << 2 into ALUOut.                      |
| Register control        | Use the rs and rt fields to read the registers placing the data in A and B. |
| Sequencing              | Use dispatch table 1 to choose the next microinstruction address.           |

# Microprogramm Implementation

- Translating a microprogram into hardware involves two aspects:
  - o deciding how to implement the sequencing function
  - choosing a method of storing the main control function.
- Using a PLA to encode both the sequencing function as well as the main control
- The alternative form of implementation involves storing the control function in a read-only memory (ROM) and implementing the sequencing function separately

Louisiana State University

9- Multiple - Cycle Datapath - 89



#### Microinstruction Signals active Add ALUOp = 00Cause the ALU to add. ALU control Subt ALUOp = 01 Cause the ALU to subtract: this implements the compare for ALUOp = 10Func code Use the instruction's function code to determine ALU control SRC1 ALUSrcA = 0 ALUSrcA = 1 Register A is the first ALU input. SRC2 ALUSrcB = 01 Use 4 as the second ALU input. Extend Use output of the sign extension unit as the second ALU input Extshft Use the output of the shift-by-two unit as the second ALU input Read two registers using the rs and rt fields of the IR as the register numbers and putting the data into registers A and B. Read Write ALU RegWrite, Write a register using the rd field of the IR as the register number and the contents of the ALUOut as the data. Register RegDst = 1 emtoRea Write MDR Write a register using the rt field of the IR as the register number and RegWrite, ReaDst = 0.the contents of the MDR as the data. MemtoReg = Read PC MemRead, Read memory using the PC as address; write result into IR (and orD = 0 Read ALU Read memory using the ALUOut as address; write result into MDR. Memory MemRead. Write ALU Write memory using the ALUOut as address, contents of B as the MemWrite, orD = 1 ALU Write the output of the ALU into the PC. PCSource = 00 ALUOut-cond If the Zero output of the ALU is active, write the PC with the contents PC write control PCSource = 01, PCWriteCond PCSource = 10, of the register ALUOut. Write the PC with the jump address from the instruction. jump address PCWrite Choose the next microinstruction sequentially. Seq AddrCtl = 11Go to the first microinstruction to begin a new instruction Dispatch using the ROM 1. Fetch AddrCtl = 00 Dispatch 1 AddrCtl = 01 AddrCtl = 10 Dispatch using the ROM 2.

Louisiana State University

9- Multiple - Cycle Datapath - 91

CSC3501 S07

#### Maximally vs. Minimally Encoded

- No encoding:
  - o 1 bit for each datapath operation
  - o faster, requires more memory (logic)
  - o used for Vax 780 an astonishing 400K of memory!
- Lots of encoding:
  - o send the microinstructions through logic to get control signals
  - o uses less memory, slower
- Historical context of CISC:
  - o Too much logic to put on a single chip with everything else
  - o Use a ROM (or even RAM) to hold the microcode
  - o It's easy to add new instructions

#### Microcode: Trade-offs

- Distinction between specification and implementation is sometimes blurred
- Specification Advantages:
  - Easy to design and write
  - Design architecture and microcode in parallel
- Implementation (off-chip ROM) Advantages
  - Easy to change since values are in memory
  - o Can emulate other architectures
  - Can make use of internal registers
- Implementation Disadvantages, SLOWER now that:
  - o Control is implemented on same chip as processor
  - ROM is no longer faster than RAM
  - No need to go back and make changes

Louisiana State University

9- Multiple - Cycle Datapath - 93

CSC3501 S07

# Historical Perspective

- In the '60s and '70s microprogramming was very important for implementing machines
- This led to more sophisticated ISAs and the VAX
- In the '80s RISC processors based on pipelining became popular
- Pipelining the microinstructions is also possible!
- Implementations of IA-32 architecture processors since 486 use:
  - "hardwired control" for simpler instructions (few cycles, FSM control implemented using PLA or random logic)
  - "microcoded control" for more complex instructions (large numbers of cycles, central control store)
- The IA-64 architecture uses a RISC-style ISA and can be implemented without a large central control store

#### Pentium 4

□ Pipelining is important (last IA-32 without it was 80386 in 1985)





Pipelining is used for the simple instructions favored by compilers

"Simply put, a high performance implementation needs to ensure that the simple instructions execute quickly, and that the burden of the complexities of the instruction set penalize the complex, less frequently used, instructions"

Louisiana State University

9- Multiple – Cycle Datapath - 95

CSC3501 S07

#### Pentium 4

Somewhere in all that "control we must handle complex instructions





- □ Processor executes simple microinstructions, 70 bits wide (hardwired)
- □ 120 control lines for integer datapath (400 for floating point)
- ☐ If an instruction requires more than 4 microinstructions to implement, control from microcode ROM (8000 microinstructions)
- Its complicated!

#### Summary



- If we understand the instructions...
  We can build a simple processor!
- If instructions take different amounts of time, multi-cycle is better
- Datapath implemented using:
  - Combinational logic for arithmetic
  - o State holding elements to remember bits
- Control implemented using:
  - o Combinational logic for single-cycle implementation
  - Finite state machine for multi-cycle implementation

CSC3501 S07

Louisiana State University

9- Multiple - Cycle Datapath - 97